# **UVM Testbench Top**

two kinds of reset - hardware and software. A software reset is typically done through a register model and would be separate from a *reset agent*. Hardware resets include assertion of the system reset pin for a given duration or follow a certain sequence of events before the actual reset is applied.

## What is testbench top module?

All verification components, interfaces and DUT are instantiated in a *top level* module called testbench. It is a static container to hold everything required to be simulated and becomes the *root* node in the hierarchy. This is usually named to or tb\_top although it can assume any other name.



Simulators typically need to know the top level module so that it can analyze components within the top module and elaborate the design hierarchy.

## **Testbench Top Example**

The example below details the elements inside the top module **tb** top.

```
module tb_top;
  import uvm_pkg::*;

// Complex testbenches will have multiple clocks and hence multiple clock
  // generator modules that will be instantiated elsewhere
  // For simple designs, it can be put into testbench top
  bit clk;
```

```
always #10 clk <= ~clk;
   // Instantiate the Interface and pass it to Design
   dut if
                  dut if1 (clk);
   dut_wrapper
                  dut wr0 (. if (dut if1));
   // At start of simulation, set the interface handle as a config object in UVM
   // database. This IF handle can be retrieved in the test using the get() method
   // run test () accepts the test name as argument. In this case, base test will
   // be run for simulation
   initial begin
      uvm config db #(virtual dut if)::set (null, "uvm test top", "dut if",
dut if1);
      run test ("base test");
   end
   // Multiple EDA tools have different system task calls to specify and dump
waveform
   // in a given format or path. Some do not need anything to be placed in the
testbench
   // top module. Lets just dump a very generic waveform dump file in *.vcd format
   initial begin
                $dumpvars;
                $dumpfile("dump.vcd");
   end
endmodule
```

#### Note the following:

- tb\_top is a module and is a static container to hold everything else
- It is required to import uvm pkg in order to use UVM constructs in this module
- Clock is generated in the testbench and passed to the interface handle dut\_if1
- The interface is set as an object in uvm\_config\_db via set and will be retrieved in the test class using get methods
- The test is invoked by run test method which accepts name of the test class base\_test as an argument
- · Call waveform dump tasks if required

## **Clock generation**

A real design may have digital blocks that operate on multiple clock frequencies and hence the testbench would need to generate multiple clocks and provide as an input to the design. Hence clock generation may not be as

simple as an always block shown in the example above. In order to test different functionalities of the design, many clock parameters such as frequency, duty cycle and phase may need to be dynamically updated and the testbench would need infrastructure to support such dynamic operations.

The approach shown above may not be scalable and need to be driven from the testbench using hierarchical signal paths since they are instantiated as modules. A better UVM alternative is to create an agent for the clock so that it can be easily controlled from sequence and tests using agent configuration objects.

```
m_clk_cfg.m_freq = 500;
endfunction
endclass
```

#### **Reset Generation**

In a similar way, a reset agent can be developed to handle all reset requests. In many systems, there are two kinds of reset - hardware and software. A software reset is typically done through a register model and would be separate from a *reset agent*. Hardware resets include assertion of the system reset pin for a given duration or follow a certain sequence of events before the actual reset is applied. All such scenarios can be handled separately using this reset agent which needs a handle to the reset interface.

# Creation of internal tap points

Some testbench components may rely on tapping internal nets in the design to either force or sample values to test certain features. These internal nets may need to be assigned to a different value based on input stimuli and can be done so in the top level testbench module. Such signals can be tied to a generic interface and be driven from another agent.

```
interface gen_if;
    logic [99:0] signals;  // General 100-bit wide vector
endinterface

module tb_top;
    gen_if u_if0 ();
```

```
des u_des ( ... );

// Assign an internal net to a generic interface signal
assign u_if0.signals[23] = u_des.u_xyz.u_abc.status;
```

endmodule